# Chapter IV : PLC Programming

|    | C    | hapter IV: Programming a PLC                                                                       | . 44 |
|----|------|----------------------------------------------------------------------------------------------------|------|
| 1. | PL   | C Programming Languages                                                                            | . 44 |
|    | 1.1. | Ladder Diagram (LD)                                                                                | . 44 |
|    | 1.2. | Function Block Diagram (FBD)                                                                       | . 44 |
|    | 1.3. | Sequential Function Chart (SFC)                                                                    | 45   |
|    | 1.4. | Instruction List (IL)                                                                              | 45   |
|    | 1.5. | Structured Text (ST)                                                                               | 45   |
|    | N    | ote: In the following sections, we will focus exclusively on Ladder language for Siemens PLCs from |      |
|    | th   | e SIMATIC S7-1200 and 1500 series                                                                  | 45   |
| 2. | La   | ndder Language in SIMATIC S7-1200                                                                  | 45   |
|    | 2.1. | Basic Combinatorial Operations in Ladder Language                                                  | . 46 |
|    | •    | Logical 'AND' Function                                                                             | . 46 |
|    | •    | Logical 'OR' Function                                                                              | 46   |
|    | •    | Logical Negation                                                                                   | 47   |
| 3. | Co   | priversion from GRAFCET to Ladder Language (LADDER)                                                | 47   |
| 4. | D    | escription of Bitwise Combinatorial Operations                                                     | 49   |
|    | _    | r · · · · · · · · · · · · · · · · · · ·                                                            | -    |

## **Chapter IV: Programming a PLC**

In this chapter, we will first provide an overview of the different programming languages used for PLCs. Then, we will briefly introduce the basic concepts of Ladder programming and explain how to translate a Grafcet into contact language. Additionally, we will define linear and structured programming under SIMATIC S7 and present the memory zones and variables supported by the SIMATIC S7-1200. Through various examples provided at the end of this chapter, we will learn to program Grafcets in Ladder language, use IEC timers, and convert analog signals into numerical values. An appendix is included at the end of the chapter to describe in detail bitwise combinatorial operations.

## **1. PLC Programming Languages**

The **IEC (International Electrotechnical Commission)** officially recognizes five PLC programming languages as defined in the **IEC 61131-3** standard. These languages are categorized into graphical and textual languages:

#### Graphical Languages:

- LD: Ladder Diagram (Contact Schematics)
- FBD: Function Block Diagram (Logic Diagrams)
- **SFC**: Sequential Function Chart (Grafcet)

#### **Textual Languages:**

- IL: Instruction List
- **ST**: Structured Text

Each PLC programming language has its own advantages and disadvantages depending on the task. The vast majority of industrial automation projects utilize a single language to accomplish the required task.

#### **1.1. Ladder Diagram (LD)**

This is the most popular PLC programming language, designed to replace wired relay control systems. Ladder languages have limitations, as you can only use predefined blocks. However, you can program the majority of control systems using Ladder diagrams alone.

#### **1.2.** Function Block Diagram (FBD)

The second most popular PLC programming language is the Function Block Diagram. In this language, program blocks are interconnected to create a complete program. Many commands used in Ladder logic are also used in FBD, but it is often easier to read and conceptualize.

#### **1.3.** Sequential Function Chart (SFC)

The SFC concept is simple: an action block remains active until the transition step below it is triggered. The transition step contains all the conditions that must be fulfilled for the next block to activate. For projects with repeatable steps or tasks that can be divided into smaller units, SFC is the easiest language to implement.

#### **1.4.** Instruction List (IL)

This language consists of multiple lines of code, with a single instruction per line. It is read from top to bottom and left to right. The instruction list is very straightforward, as each line is executed sequentially. Once you learn the mnemonics (e.g., Load = LD, Start = ST), it becomes an excellent language for creating compact and efficient code tailored to application needs.

#### **1.5.** Structured Text (ST)

Structured Text closely resembles BASIC or C programming. It is ideal for control systems requiring mathematical computations or complex tasks. Trigonometry, calculations, and data analysis can be implemented much more easily in this language than in Ladder diagrams.

Note: In the following sections, we will focus exclusively on Ladder language for Siemens PLCs from the SIMATIC S7-1200 and 1500 series.

#### 2. Ladder Language in SIMATIC S7-1200

This language is well-suited for describing combinatorial functions, creating function blocks, or programming Grafcets. Its name, "Ladder," comes from the resemblance of its programs to a ladder. Ladder programs are read from top to bottom, with value evaluation occurring from left to right. They consist of **networks** where all the left-hand contacts must be true for the output coils to be energized. Each input signal is represented by a contact (switch) that is either normally closed or normally open.

Note: There can only be one coil per network.

#### Example:





**Evaluation Direction** 

#### 2.1. Basic Combinatorial Operations in Ladder Language

Combinatorial operations on bits utilize the binary system. For contacts and coils, '1' indicates activated or energized, while '0' indicates deactivated or de-energized.

Bitwise combinatorial operations evaluate the signal states (1 and 0) and combine them based on Boolean logic. The result of these combinations is either 1 or 0, referred to as the **Logical Result** (LR). Below, we will illustrate some logical equations in Ladder language.

#### • Logical 'AND' Function

Let **I0.0** and **I0.1** be two discrete inputs (DI) on a PLC input module, represented by the Boolean variables **'a'** and **'b'**, respectively.

Let Q0.2 be a discrete output (DO), represented (renamed) by the Boolean variable 'R'.

The equation  $\mathbf{Q} = \mathbf{a} \cdot \mathbf{b}$  can be expressed in Ladder language through the following graphical representation:



The output Q0.2 is high (coil energized) if and only if I0.0 is high and I0.1 is low. In other words, R = 1 if a = 1 and b = 0.

#### • Logical 'OR' Function

Let **10.0**, **10.1**, and **10.2** be three inputs of a PLC, represented by the Boolean variables **a**, **b**, and **c**, respectively. The output **Q0.2** is denoted by the variable **R**.

The equation  $\mathbf{R} = (\mathbf{a} + \mathbf{c}) \cdot \mathbf{\overline{b}}$  is expressed in Ladder language through the following graphical representation:



The output Q0.0 is active if input I0.0 is high, or if I0.2 is high and I0.1 is low.

#### • Logical Negation

Let **I0.0** and **I0.1** be two inputs of a PLC, represented by the Boolean variables **a** and **b**, respectively, and an output **Q0.0**, renamed **c**.

The equation  $\mathbf{c} = \overline{\mathbf{a} \cdot \mathbf{b}}$  is expressed in Ladder language through the following graphical representation:



#### 3. Conversion from GRAFCET to Ladder Language (LADDER)

In certain cases, it can be useful to translate a GRAFCET into LADDER language. GRAFCET steps can be viewed as memory functions, each having an activation condition (AC) and a deactivation condition (DC).

- Activation Condition (AC): A step is activated if the immediately preceding step is active AND the associated transition condition is satisfied.
- **Deactivation Condition (DC):** A step is deactivated if the activation condition of the next step is validated.

The activation and deactivation equations for each step take the following form:

$$\mathbf{X}_{\mathbf{i}} = \overline{\mathbf{CD}}_{\mathbf{i}} \cdot \mathbf{X}_{\mathbf{i}} + \mathbf{CA}_{\mathbf{i}}$$
(4.1)



To fully understand the operation of logical equation (4.1), we have established its truth table.

| N° | :<br>(Ac | x <sub>i</sub><br>tuel) | CDi | CAi | $x_i$<br>(Future) | Observation                                                           |
|----|----------|-------------------------|-----|-----|-------------------|-----------------------------------------------------------------------|
| 0  | е        | 0                       | 0   | 0   | 0                 | State of $x_i$ maintained                                             |
| 1  | tivé     | 0                       | 0   | 1   | 1                 | Activation of $x_i : 0 \rightarrow 1$                                 |
| 2  | ésac     | 0                       | 1   | 0   | 0                 | State of $x_i$ maintained                                             |
| 3  | Δ        | 0                       |     | 1   | 1                 | Activation of $x_i : 0 \rightarrow 1$ (dominant activation condition) |
| 4  |          | 1                       | 0   | 0   | 1                 | State of $x_i$ maintained                                             |
| 5  | ive      | 1                       | 0   | 1   | 1                 | State of $x_i$ maintained                                             |
| 6  | Act      | 1                       | 1   | 0   | 0                 | Desactivation of $x_i : 1 \rightarrow 0$                              |
| 7  |          | 1                       | 1   | 1   | 1                 | State of $x_i$ maintained (Active)                                    |

Table 4.1. Truth Table for the Activation/Deactivation Equation of Steps

- When step x<sub>i</sub> is desactivated and both activation and desactivation conditions are simultaneously true (CD<sub>i</sub> = 1 et CA<sub>i</sub> = 1) step x<sub>i</sub> becomes active (x<sub>i</sub>: 0 → 1).
- When step  $x_i$  is active and both activation and deactivation conditions are simultaneously true  $(CD_i = 1 \text{ et } CA_i = 1)$  step  $x_i$  maintains its active state  $(x_i: 1 \rightarrow 1)$ . This confirms the crossing rule number 3 (refer to the Grafcet course).

#### Rule 3: When a step must be simultaneously activated and deactivated, it remains active.

#### Truth Table of the SR Flip-Flop

| Q <sub>n</sub><br>(Actuel) | R | S | $oldsymbol{Q}_{n+1}$ (Future) |
|----------------------------|---|---|-------------------------------|
| 0                          | 0 | 0 | 0                             |
| 0                          | 0 | 1 | 1                             |
| 0                          | 1 | 0 | 0                             |
| 0                          | 1 | 1 | •                             |
| 1                          | 0 | 0 | 1                             |
| 1                          | 0 | 1 | 1                             |
| 1                          | 1 | 0 | 0                             |
| 1                          | 1 | 1 | -                             |



Symbol of the SR Flip-Flop

The output equation of the RS flip-flop can be determined using the Karnaugh map.

$$\mathbf{Q}_{i+1} = \overline{R} \cdot \mathbf{Q}_i + \mathbf{S} \tag{4.2}$$

**Note:** If both inputs are activated simultaneously (S=R=1S = R = 1), this can cause an undefined or unstable state in the output.

The activation and deactivation equation of each step (4.1) is similar to the output equation of the SR flip-flop (4.2). The only difference arises during the simultaneous activation of both inputs (R=S=1R = S = 1). To make the two equations identical, the SR flip-flop can be replaced with an RS1 flip-flop, which forces the flip-flop's output to 1 when both inputs are active simultaneously.

## **Truth Table of the RS1 Flip-Flop**

| $Q_n$ (Actuel) | R | S | $oldsymbol{Q}_{n+1}$ (Future) |
|----------------|---|---|-------------------------------|
| 0              | 0 | 0 | 0                             |
| 0              | 0 | 1 | 1                             |
| 0              | 1 | 0 | 0                             |
| 0              | 1 | 1 | 1                             |
| 1              | 0 | 0 | 1                             |
| 1              | 0 | 1 | 1                             |
| 1              | 1 | 0 | 0                             |
| 1              | 1 | 1 | 1                             |



Truth Table of the RS1 Flip-Flop

Representation of a Step Using an RS1 Flip-Flop



## 4. Description of Bitwise Combinatorial Operations

- Normally Open Contact

| Normally<br>Open<br>Contact   | Operand<br>type | Description                                                                                                                                                                    | Memory<br>Area |
|-------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| <opérande><br/>   </opérande> | Bool            | The contact is closed if the operand value equals 1, allowing current to flow through it. If the operand value equals 0, the contact is open, and no current flows through it. | I,Q,M,<br>D,L  |

## - Normally Closed Contact

| Normally<br>Closed<br>Contact   | Operand<br>type | Description                                                                                                                                                                    | Memory<br>Area |
|---------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| <opérande><br/>  /  </opérande> | Bool            | The contact is closed if the operand value equals 0, allowing current to flow through it. If the operand value equals 1, the contact is open, and no current flows through it. | I,Q,M,<br>D,L  |

## - Assignment

| Assignment                   | Operand<br>type | Description                                                                                                                                                               | Memory<br>Area |
|------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| <opérande><br/>()</opérande> | Bool            | This operation functions like a coil in a relay diagram. If energy reaches the coil, the operand is set to 1. If energy does not reach the coil, the operand is set to 0. | I,Q,M,<br>D,L  |

## - Negation of Assignment

| Assignment                      | Operand<br>type | Description                                                                                                                                                                                                              | Memory<br>Area |
|---------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| <opérande><br/>( / )</opérande> | Bool            | This operation inverts the logical result and assigns it to the specified operand. When the coil input equals "1," the operand is set to 0. When the coil input equals "0," the operand is set to the logical state "1." | I,Q,M,<br>D,L  |

#### - Invert RLO

| Assignment | Operand | Description                                                                                                                                                | Memory        |
|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
|            | type    |                                                                                                                                                            | Area          |
|            |         | Invert the Logical State                                                                                                                                   |               |
| NOT        | Bool    | When the logical state "1" is present at the input of the instruction, its output provides the logical state "0." If the logical state is "0" at the input | I,Q,M,<br>D,L |
|            |         | of the instruction, its output provides the logical state "1."                                                                                             |               |

## - Setting and Resetting a Bit

#### Setting a Bit

| Assignment                             | Operand<br>type | Description                                                                                                                             | Memory<br>Area |
|----------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------|
| <opérande><br/>( <b>S</b> )</opérande> | Bool            | Activate Output<br>When S (Set) is activated, the operand value is set to 1. When S is not<br>activated, the operand remains unchanged. | I,Q,M,<br>D,L  |

#### **Resetting a Bit**

| Assignment            | Operand<br>type | Description                                                                                                         | Memory<br>Area |
|-----------------------|-----------------|---------------------------------------------------------------------------------------------------------------------|----------------|
| <opérande></opérande> | Bool            | <b>Deactivate Output</b>                                                                                            | I,Q,M,         |
| ( R )                 |                 | When R (Reset) is activated, the operand value is set to 0. When R is not activated, the operand remains unchanged. | D,L            |

## - Bascule 'mise à 1/mise à 0'

| Assignment                                  | Operand | Description                                                                                                                                                                                                 | Memory        |
|---------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| _                                           | type    |                                                                                                                                                                                                             | Area          |
| <opérande><br/>SR<br/>S Q<br/>R1</opérande> | Bool    | <b>Flip-Flops with Set/Reset</b><br>The SR operation is a flip-flop with reset priority, where the reset dominates.<br>If both the set (S) and reset (R1) signals are true, the operand value will be<br>0. | I,Q,M,<br>D,L |

## Truth Table of the SR Flip-Flop

| S | <b>R1</b> | $Q_{n+1}$ | operand |
|---|-----------|-----------|---------|
| 1 | 0         | 1         | 1       |
| 0 | 1         | 0         | 0       |
| 0 | 0         | Qn        | Qn      |
| 1 | 1         | 0         | 0       |

## - Reset/Set Flip-Flop

| Assignment                                  | Operand | Description                                                                                                                                                                                       | Memory        |
|---------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
|                                             | type    |                                                                                                                                                                                                   | Area          |
| <opérande><br/>RS<br/>R Q<br/>S1</opérande> | – Bool  | Flip-Flops with Reset/Set:<br>The RS operation is a flip-flop with set priority, where the set dominates.<br>If both the set (S1) and reset (R) signals are true, the operand value will<br>be 1. | I,Q,M,<br>D,L |

### Truth Table of the RS Flip-Flop

| <b>S1</b> | R | $Q_{n+1}$ | operand |
|-----------|---|-----------|---------|
| 1         | 0 | 1         | 1       |
| 0         | 1 | 0         | 0       |
| 0         | 0 | Qn        | Qn      |
| 1         | 1 | 1         | 1       |

## - Setting the Operand on Rising Edge of the Signal ---(P)---

| Assignment    | description                                                                               | Memory Area       |
|---------------|-------------------------------------------------------------------------------------------|-------------------|
| < opérande1 > | Setting the Operand on Rising Edge:                                                       |                   |
|               | When a rising edge is detected, the instruction sets <operand1> to the logical</operand1> | operand1 : output |
|               | state "1" for one program cycle. In all other cases, the operand provides the             | operand2 . input  |
|               | Operation) to the previous RLO stored in an edge memory ( <operand2>).</operand2>         | I,Q,M,D,L         |

## - Setting the Operand on Falling Edge of the Signal ---(N)---

| Assignment    | description                                                                                                                                                                                                      | Memory Area                           |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| < opérande1 > | Setting the Operand on Falling Edge:<br>When a falling edge is detected, the instruction sets to the logical state "1" for<br>one program cycle. In all other cases, the operand provides the logical state "0." | operand1 : output<br>operand2 : input |
| < opérande2 > | This instruction compares the current RLO (Result of Logical Operation) to the previous RLO stored in an edge memory ().                                                                                         | I,Q,M,D,L                             |

## - Detecting Rising Edge of an Operand ---|P|---

| Assignment    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Memory Area                                        |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| < opérande1 > | <b>Detecting Rising Edge of an Operand:</b><br>The instruction detects a change from "0" to "1" in the logical state of <operand1>.<br/>It compares the current logical state of <operand1> with the previous state, stored<br/>in an edge memory (<operand2>). When the instruction detects a change from "0"<br/>to "1," it identifies it as a rising edge.<br/>When a rising edge is detected, the instruction output provides the logical state<br/>"1." In all other cases, the output logical state is "0."</operand2></operand1></operand1> | operand1 : Input<br>operand2 : output<br>I,Q,M,D,L |

# - Detecting Falling Edge of an Operand ---|N|---

| Assignment    | description                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Memory Area                                        |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| < opérande1 > | Detecting Falling Edge of an Operand:<br>The instruction detects a change from "1" to "0" in the logical state of . It<br>compares the current logical state of with the previous state, stored in an edge<br>memory (). When the instruction detects a change from "1" to "0," it identifies<br>it as a falling edge.<br>When a falling edge is detected, the instruction output provides the logical<br>state "1." In all other cases, the output logical state is "0." | operand1 : output<br>operand2 : input<br>I,Q,M,D,L |